## 2K x 8 Dual-Port Static RAM

## Features

- True Dual-Ported memory cells which allow simultaneous reads of the same memory location
- $2 \mathrm{~K} \times 8$ organization
- 0.65-micron CMOS for optimum speed/power
- High-speed access: 15 ns
- Low operating power: $\mathrm{I}_{\mathrm{CC}}=110 \mathrm{~mA}$ (max.)
- Fully asynchronous operation
- Automatic power-down
- Master CY7C132/CY7C136 easily expands data bus width to 16 or more bits using slave CY7C142/CY7C146
- BUSY output flag on CY7C132/CY7C136; BUSY input on CY7C142/CY7C146
- INT flag for port-to-port communication (52-pin PLCC/PQFP versions)
- Available in 48-pin DIP (CY7C132/142), 52-pin PLCC and 52-pin TQFP (CY7C136/146)


## Functional Description

The CY7C132/CY7C136/CY7C142 and CY7C146 are high-speed CMOS 2K by 8 dual-port static RAMs. Two ports are provided to permit independent access to any location in memory. The CY7C132/ CY7C136 can be utilized as either a standalone 8 -bit dual-port static RAM or as a MASTER dual-port RAM in conjunction with the CY7C142/CY7C146 SLAVE dual-port device in systems requiring 16-bit or greater word widths. It is the solution to applications requiring shared or buffered data such as cache memory for DSP, bit-slice, or multiprocessor designs.
Each port has independent control pins; chip enable ( $\overline{\mathrm{CE}}$ ), write enable ( $\mathrm{R} / \overline{\mathrm{W}}$ ), and output enable ( $\overline{\mathrm{OE})}$. BUSY flags are provided on each port. In addition, an interrupt flag (INT) is provided on each port of the 52 -pin PLCC version. BUSY signals that the port is trying to access the same location currently being accessed by the other port. On the PLCC version, $\overline{\mathrm{INT}}$ is an interrupt flag indicating that data has been placed in a unique location (7FF for the left port and 7FE for the right port).
An automatic power-down feature is controlled independently on each port by the chip enable ( $\overline{\mathrm{CE}})$ pins.
The CY7C132/CY7C142 are available in 48-pin DIP. The CY7C136/CY7C146 are available in 52-pin PLCC and PQFP.


## Notes:

1. CY7C132/CY7C136 (Master): BUSY is open drain output and requires pull-up resistor.

CY7C142/CY7C146 (Slave): BUSY is input.
2. Open drain outputs; pull-up resistor required.

## Pin Configurations



## Selection Guide

|  |  | $\begin{array}{\|c} \hline 7 \mathrm{C} 136-15^{[3]} \\ 7 \mathrm{C} 146-15 \end{array}$ | $\begin{array}{\|c\|} \hline \text { 7C132-25 } \\ \text { 7C136-25 } \\ \text { 7C142-25 } \\ \text { 7C146-25 } \end{array}$ | $\begin{aligned} & \text { 7C132-30 } \\ & \text { 7C136-30 } \\ & \text { 7C142-30 } \\ & \text { 7C146-30 } \end{aligned}$ | $\begin{aligned} & \text { 7C132-35 } \\ & \text { 7C136-35 } \\ & \text { 7C142-35 } \\ & \text { 7C146-35 } \end{aligned}$ | $\begin{aligned} & \text { 7C132-45 } \\ & \text { 7C136-45 } \\ & \text { 7C142-45 } \\ & \text { 7C146-45 } \end{aligned}$ | $\begin{aligned} & \text { 7C132-55 } \\ & \text { 7C136-55 } \\ & \text { 7C142-55 } \\ & \text { 7C146-55 } \end{aligned}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Access Time |  | 15 | 25 | 30 | 35 | 45 | 55 | ns |
| Maximum Operating Current | Com'//Ind | 190 | 170 | 170 | 120 | 120 | 110 | mA |
| Maximum Operating Current | Military |  |  |  | 170 | 170 | 120 | mA |
| Maximum Standby Current | Com'//Ind | 75 | 65 | 65 | 45 | 45 | 35 | mA |
|  | Military |  |  |  | 65 | 65 | 45 |  |

[^0]Note:
3. 15 and 25 -ns version available in PQFP and PLCC packages only.

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied. $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage to Ground Potential (Pin 48 to Pin 24). -0.5 V to +7.0 V
DC Voltage Applied to Outputs
in High-Z State
-0.5 V to +7.0 V

DC Input Voltage -3.5 V to +7.0 V
Output Current into Outputs (LOW) $\qquad$ 20 mA
Static Discharge Voltage. > 2001V
(per MIL-STD-883, Method 3015)
Latch-up Current. $\qquad$ > 200 mA

## Operating Range

| Range | Ambient Temperature | $\mathbf{V}_{\text {CC }}$ |
| :--- | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $5 \mathrm{~V} \pm 10 \%$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85-\mathrm{C}$ | $5 \mathrm{~V} \pm 10 \%$ |
| Military ${ }^{[4]}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $5 \mathrm{~V} \pm 10 \%$ |

Electrical Characteristics Over the Operating Range ${ }^{[5]}$

| Parameter | Description | Test Conditions |  | $\begin{gathered} \text { 7C136-15 }{ }^{[3]} \\ \text { 7C146-15 } \end{gathered}$ |  | 7C132-30 <br> 7C136-25,30 <br> 7C142-30 <br> 7C146-25,30 |  | $\begin{array}{\|l\|} 7 C 132-35,45 \\ 7 C 136-35,45 \\ 7 C 142-35,45 \\ 7 C 146-35,45 \end{array}$ |  | $\begin{aligned} & \text { 7C132-55 } \\ & \text { 7C136-55 } \\ & \text { 7C142-55 } \\ & \text { 7C146-55 } \end{aligned}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ |  | 2.4 |  | 2.4 |  | 2.4 |  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW voltage | $\mathrm{I}_{\mathrm{OL}}=4.0 \mathrm{~mA}$ |  |  | 0.4 |  | 0.4 |  | 0.4 |  | 0.4 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=16.0 \mathrm{~mA}^{[6]}$ |  |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH voltage |  |  | 2.2 |  | 2.2 |  | 2.2 |  | 2.2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW voltage |  |  |  | 0.8 |  | 0.8 |  | 0.8 |  | 0.8 | V |
| $\mathrm{I}_{1 \times}$ | Input load current | GND $\leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{CC}}$ |  | -5 | +5 | -5 | +5 | -5 | +5 | -5 | +5 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{OZ}}$ | Output leakage current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{O}} \leq \mathrm{V}_{\mathrm{CC}}$, Output Disa | abled | -5 | +5 | -5 | +5 | -5 | +5 | -5 | +5 | $\mu \mathrm{A}$ |
| los | Output short circuit current ${ }^{[7]}$ | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=$ GND |  |  | -350 |  | -350 |  | -350 |  | -350 | mA |
| $\mathrm{I}_{\mathrm{Cc}}$ | $V_{C C}$ Operating Supply Current | $\overline{C E}=V_{I L}$, Outputs Open, $f=$$\mathrm{f}_{\mathrm{MAX}}{ }^{[8]}$ | Com'l |  | 190 |  | 170 |  | 120 |  | 110 | mA |
|  |  |  | Mil |  |  |  |  |  | 170 |  | 120 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Standby current both ports, TTL Inputs | $\begin{aligned} & \overline{\mathrm{CE}}_{\mathrm{L}} \text { and } \overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}, \end{aligned}$ | Com' |  | 75 |  | 65 |  | 45 |  | 35 | mA |
|  |  |  | Mil |  |  |  |  |  | 65 |  | 45 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Standby Current One Port, TTL Inputs | $\begin{aligned} & \overline{\mathrm{CE}}_{\mathrm{L}} \text { or } \overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}, \\ & \text { Active Port Outputs Open, } \mathrm{f} \\ & =\mathrm{f}_{\mathrm{MAX}}{ }^{[8]} \end{aligned}$ | Com'l |  | 135 |  | 115 |  | 90 |  | 75 | mA |
|  |  |  | Mil |  |  |  |  |  | 115 |  | 90 |  |
| ${ }^{\text {SB3 }}$ | Standby Current Both Ports, CMOS Inputs | $\begin{aligned} & \text { Both Ports } \overline{C E}_{L} \text { and } \\ & \overline{C E}_{R} \geq V_{C C}-0.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V}, \mathrm{f}=0 \end{aligned}$ | Com'l |  | 15 |  | 15 |  | 15 |  | 15 | mA |
|  |  |  | Mil |  |  |  |  |  | 15 |  | 15 |  |
| $\mathrm{I}_{\text {SB4 }}$ | Standby Current One Port, CMOS Inputs | One Port $\overline{\mathrm{CEL}}$ or $\overline{\mathrm{CER}}>\mathrm{V}_{\mathrm{CC}}-$ $0.2 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{I N}}<$ 0.2 V , Active Port Outputs Open, $\mathrm{f}=\mathrm{f}_{\text {MAX }}{ }^{[8]}$ | Com'l |  | 125 |  | 105 |  | 85 |  | 70 | mA |
|  |  |  | Mil |  |  |  |  |  | 105 |  | 85 |  |

## Capacitance ${ }^{[9]}$

| Parameter | Description | Test Conditions | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 15 | pF |
|  | $\mathrm{C}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 10 | pF |  |

## Shaded area contains preliminary information.

## Notes:

4. $\mathrm{T}_{\mathrm{A}}$ is the "instant on" case temperature.
5. See the last page of this specification for Group A subgroup testing information.
6. BUSY and INT pins only.
7. Duration of the short circuit should not exceed 30 seconds.
8. At $f=f_{\text {MAX }}$, address and data inputs are cycling at the maximum frequency of read cycle of $1 / t_{r c}$ and using $A C$ Test Waveforms input levels of GND to 3 V .
9. This parameter is guaranteed but not tested.

## AC Test Loads and Waveforms


(CY7C132/CY7C136 Only)
Equivalent to: THÉVENIN EQUIVALENT


Switching Characteristics Over the Operating Range (Speeds -15, -25, -30) ${ }^{[5,10]}$

| Parameter | Description | $\begin{gathered} 7 \mathrm{C} 136-15^{[3]} \\ 7 \mathrm{C} 146-15 \end{gathered}$ |  | 7C132-257C136-257C142-257C146-25 |  | $\begin{aligned} & \text { 7C132-30 } \\ & \text { 7C136-30 } \\ & \text { 7C142-30 } \\ & \text { 7C146-30 } \end{aligned}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Read Cycle |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 15 |  | 25 |  | 30 |  | ns |
| $\mathrm{t}_{\mathrm{AA}}$ | Address to Data Valid ${ }^{[17]}$ |  | 15 |  | 25 |  | 30 | ns |
| $\mathrm{t}_{\text {OHA }}$ | Data Hold from Address Change | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {ACE }}$ | $\overline{\mathrm{CE}}$ LOW to Data Valid ${ }^{[17]}$ |  | 15 |  | 25 |  | 30 | ns |
| $t_{\text {doe }}$ | $\overline{\mathrm{OE}}$ LOW to Data Valid ${ }^{[17]}$ |  | 10 |  | 15 |  | 20 | ns |
| tLZOE | $\overline{\mathrm{OE}}$ LOW to Low $\mathrm{Z}^{[9,12]}$ | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {HZOE }}$ | $\overline{\mathrm{OE}}$ HIGH to High $\mathrm{Z}^{[9,12,13]}$ |  | 10 |  | 15 |  | 15 | ns |
| tlzCe | $\overline{\mathrm{CE}}$ LOW to Low $\mathrm{Z}^{[9,12]}$ | 3 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\text {HZCE }}$ | $\overline{\mathrm{CE}}$ HIGH to High $\mathrm{Z}^{[9,12,13]}$ |  | 10 |  | 15 |  | 15 | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | $\overline{\mathrm{CE}}$ LOW to Power-Up ${ }^{[9]}$ | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {PD }}$ | $\overline{\mathrm{CE}}$ HIGH to Power-Down ${ }^{[9]}$ |  | 15 |  | 25 |  | 25 | ns |
| Write Cycle ${ }^{[14]}$ |  |  |  |  |  |  |  |  |
| ${ }^{\text {twc }}$ | Write Cycle Time | 15 |  | 25 |  | 30 |  | ns |
| $\mathrm{t}_{\text {SCE }}$ | $\overline{\mathrm{CE}}$ LOW to Write End | 12 |  | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{AW}}$ | Address Set-up to Write End | 12 |  | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address Hold from Write End | 2 |  | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {SA }}$ | Address Set-up to Write Start | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {PWE }}$ | R/W Pulse Width | 12 |  | 15 |  | 25 |  | ns |
| $\mathrm{t}_{\text {SD }}$ | Data Set-up to Write End | 10 |  | 15 |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Hold from Write End | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {HZWE }}$ | R/W LOW to High Z ${ }^{[9]}$ |  | 10 |  | 15 |  | 15 | ns |
| t LZWE | $\mathrm{R} / \overline{\mathrm{W}}$ HIGH to Low $\mathrm{Z}^{[9]}$ | 0 |  | 0 |  | 0 |  | ns |

Shaded areas contain preliminary information.
Notes:
10. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5 V , input pulse levels of 0 to 3.0 V and output loading of the specified $\mathrm{I}_{\mathrm{LL}} / \mathrm{I}_{\mathrm{OH}}$, and $30-\mathrm{pF}$ load capacitance.
11. AC test conditions use $\mathrm{V}_{\mathrm{OH}}=1.6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$.
12. At any given temperature and voltage condition for any given device, $t_{\text {HZCE }}$ is less than $t_{\text {LZCE }}$ and $t_{\text {HZOE }}$ is less than t LZOE
13. $t_{\text {LZCE }}, t_{\text {LZWE }}, t_{H Z O E}, t_{\text {LZOE }}, t_{H Z C E}$, and $t_{\text {HZWE }}$ are tested with $C_{L}=5 p F$ as in $(b)$ of AC Test Loads. Transition is measured $\pm 500 \mathrm{mV}$ from steady-state voltage.
14. The internal write time of the memory is defined by the overlap of $\overline{C E} L O W$ and $R / \bar{W} L O W$. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.

Switching Characteristics Over the Operating Range (Speeds -15, -25, -30) (continued) ${ }^{[5,10]}$

| Parameter | Description | $\begin{gathered} \text { 7C136-15 }{ }^{[3]} \\ \text { 7C146-15 } \end{gathered}$ |  | 7C132-257C136-257C142-257C146-25 |  | $\begin{aligned} & \text { 7C132-30 } \\ & \text { 7C136-30 } \\ & \text { 7C142-30 } \\ & \text { 7C146-30 } \end{aligned}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Busy/Interrupt Timing |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {BLA }}$ | BUSY LOW from Address Match |  | 15 |  | 20 |  | 20 | ns |
| $\mathrm{t}_{\text {BHA }}$ | $\overline{\text { BUSY }}$ HIGH from Address Mismatch ${ }^{[15]}$ |  | 15 |  | 20 |  | 20 | ns |
| $\mathrm{t}_{\text {BLC }}$ | $\overline{\text { BUSY }}$ LOW from $\overline{\mathrm{CE}}$ LOW |  | 15 |  | 20 |  | 20 | ns |
| $\mathrm{t}_{\mathrm{BHC}}$ | $\overline{\text { BUSY }}$ HIGH from $\overline{\mathrm{CE}}$ HIGH ${ }^{[15]}$ |  | 15 |  | 20 |  | 20 | ns |
| $\mathrm{t}_{\text {PS }}$ | Port Set Up for Priority | 5 |  | 5 |  | 5 |  | ns |
| ${ }^{\text {WWB }}$ | R/W LOW after BUSY LOW ${ }^{[16]}$ | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{WH}}$ | R/్̄W HIGH after $\overline{\text { BUSY }}$ HIGH | 13 |  | 20 |  | 30 |  | ns |
| $\mathrm{t}_{\text {BDD }}$ | $\overline{\text { BUSY }}$ HIGH to Valid Data |  | 15 |  | 25 |  | 30 | ns |
| t ${ }_{\text {DDD }}$ | Write Data Valid to Read Data Valid |  | Note 17 |  | Note 17 |  | Note 17 | ns |
| $\mathrm{t}_{\text {WDD }}$ | Write Pulse to Data Delay |  | Note 17 |  | Note 17 |  | Note 17 | ns |
| Interrupt Timing ${ }^{[18]}$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {WINS }}$ | R/W to INTERRUPT Set Time |  | 15 |  | 25 |  | 25 | ns |
| $\mathrm{t}_{\text {EINS }}$ | $\overline{\mathrm{CE}}$ to INTERRUPT Set Time |  | 15 |  | 25 |  | 25 | ns |
| $\mathrm{t}_{\text {INS }}$ | Address to INTERRUPT Set Time |  | 15 |  | 25 |  | 25 | ns |
| toinr | $\overline{\mathrm{OE}}$ to INTERRUPT Reset Time ${ }^{[15]}$ |  | 15 |  | 25 |  | 25 | ns |
| $\mathrm{t}_{\text {EINR }}$ | $\overline{\mathrm{CE}}$ to INTERRUPT Reset Time ${ }^{[15]}$ |  | 15 |  | 25 |  | 25 | ns |
| $\mathrm{t}_{\text {INR }}$ | Address to INTERRUPT Reset Time ${ }^{[15]}$ |  | 15 |  | 25 |  | 25 | ns |

Switching Characteristics Over the Operating Range (Speeds -35, -45, -55) ${ }^{[5,10]}$

| Parameter | Description | 7C132-357C136-357C142-357C146-35 |  | 7C132-457C136-457C142-457C146-45 |  | $\begin{aligned} & \text { 7C132-55 } \\ & \text { 7C136-55 } \\ & \text { 7C142-55 } \\ & \text { 7C146-55 } \end{aligned}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Read Cycle |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 35 |  | 45 |  | 55 |  | ns |
| $\mathrm{t}_{\mathrm{AA}}$ | Address to Data Valid ${ }^{[11]}$ |  | 35 |  | 45 |  | 55 | ns |
| ${ }^{\text {O}}$ | Data Hold from Address Change | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {ACE }}$ | $\overline{\mathrm{CE}}$ LOW to Data Valid ${ }^{[11]}$ |  | 35 |  | 45 |  | 55 | ns |
| $t_{\text {doe }}$ | $\overline{\mathrm{OE}}$ LOW to Data Valid ${ }^{[17]}$ |  | 20 |  | 25 |  | 25 | ns |
| tlzoe | $\overline{\mathrm{OE}}$ LOW to Low $\mathrm{Z}^{[9,12]}$ | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {HZOE }}$ | $\overline{\mathrm{OE}}$ HIGH to High $\mathrm{Z}^{[9,12,13]}$ |  | 20 |  | 20 |  | 25 | ns |
| t LZCE | $\overline{\mathrm{CE}}$ LOW to Low $\mathrm{Z}^{[9,12]}$ | 5 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\text {HZCE }}$ | $\overline{\mathrm{CE}}$ HIGH to High $\mathrm{Z}^{[9,12,13]}$ |  | 20 |  | 20 |  | 25 | ns |
| $\mathrm{t}_{\text {PU }}$ | $\overline{\mathrm{CE}}$ LOW to Power-Up ${ }^{[9]}$ | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {PD }}$ | $\overline{\text { CE }}$ HIGH to Power-Down ${ }^{[9]}$ |  | 35 |  | 35 |  | 35 | ns |

## Notes:

15. These parameters are measured from the input signal changing, until the output pin goes to a high-impedance state.
16. CY7C142/CY7C146 only.
17. A write operation on Port A, where Port A has priority, leaves the data on Port B's outputs undisturbed until one access time after one of the following: BUSY on Port B goes HIGH.
Port B's address toggled.
CE for Port B is toggled.
$R \bar{W}$ for Port $B$ is toggled during valid read.
18. 52-pin PLCC and PQFP versions only.

Switching Characteristics Over the Operating Range (Speeds -35, -45, -55) (continued) ${ }^{[5,10]}$

| Parameter | Description | $\begin{aligned} & \text { 7C132-35 } \\ & \text { 7C136-35 } \\ & \text { 7C142-35 } \\ & \text { 7C146-35 } \end{aligned}$ |  | 7C132-457C136-457C142-457C146-45 |  | 7C132-557C136-557C142-557C146-55 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Write Cycle ${ }^{[14]}$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{WC}}$ | Write Cycle Time | 35 |  | 45 |  | 55 |  | ns |
| $\mathrm{t}_{\text {SCE }}$ | $\overline{\mathrm{CE}}$ LOW to Write End | 30 |  | 35 |  | 40 |  | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Set-up to Write End | 30 |  | 35 |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address Hold from Write End | 2 |  | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {SA }}$ | Address Set-up to Write Start | 0 |  | 0 |  | 0 |  | ns |
| tpWE | R/W Pulse Width | 25 |  | 30 |  | 30 |  | ns |
| $\mathrm{t}_{\text {SD }}$ | Data Set-up to Write End | 15 |  | 20 |  | 20 |  | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Hold from Write End | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {HZWE }}$ | R/W LOW to High Z ${ }^{[9]}$ |  | 20 |  | 20 |  | 25 | ns |
| t LZWE | R/̄W HIGH to Low ${ }^{[9]}$ | 0 |  | 0 |  | 0 |  | ns |
| Busy/Interrupt Timing |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {BLA }}$ | BUSY LOW from Address Match |  | 20 |  | 25 |  | 30 | ns |
| $\mathrm{t}_{\text {BHA }}$ | $\overline{\text { BUSY }}$ HIGH from Address Mismatch ${ }^{[15]}$ |  | 20 |  | 25 |  | 30 | ns |
| $\mathrm{t}_{\text {BLC }}$ | $\overline{\text { BUSY }}$ LOW from $\overline{\mathrm{CE}}$ LOW |  | 20 |  | 25 |  | 30 | ns |
| $\mathrm{t}_{\mathrm{BHC}}$ | $\overline{\text { BUSY }}$ HIGH from $\overline{\mathrm{CE}}$ HIGH ${ }^{[15]}$ |  | 20 |  | 25 |  | 30 | ns |
| $\mathrm{t}_{\mathrm{PS}}$ | Port Set Up for Priority | 5 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{WB}}$ | R/W LOW after BUSY LOW ${ }^{[16]}$ | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{WH}}$ | R/产 HIGH after $\overline{\text { BUSY }}$ HIGH | 30 |  | 35 |  | 35 |  | ns |
| $\mathrm{t}_{\text {BDD }}$ | $\overline{\text { BUSY }}$ HIGH to Valid Data |  | 35 |  | 45 |  | 45 | ns |
| tDDD | Write Data Valid to Read Data Valid |  | Note 17 |  | Note 17 |  | Note 17 | ns |
| $\mathrm{t}_{\text {WDD }}$ | Write Pulse to Data Delay |  | Note 17 |  | Note 17 |  | Note 17 | ns |
| Interrupt Timing ${ }^{[8]}$ |  |  |  |  |  |  |  |  |
| ${ }^{\text {W WINS }}$ | R/W to INTERRUPT Set Time |  | 25 |  | 35 |  | 45 | ns |
| $\mathrm{t}_{\text {EINS }}$ | $\overline{\mathrm{CE}}$ to INTERRUPT Set Time |  | 25 |  | 35 |  | 45 | ns |
| $\mathrm{t}_{\text {INS }}$ | Address to INTERRUPT Set Time |  | 25 |  | 35 |  | 45 | ns |
| toinr | $\overline{\mathrm{OE}}$ to $\overline{\text { INTERRUPT }}$ Reset Time ${ }^{[55]}$ |  | 25 |  | 35 |  | 45 | ns |
| $\mathrm{t}_{\text {EINR }}$ | $\overline{\mathrm{CE}}$ to INTERRUPT Reset Time ${ }^{[55]}$ |  | 25 |  | 35 |  | 45 | ns |
| $\mathrm{t}_{\mathrm{INR}}$ | Address to INTERRUPT Reset Time ${ }^{[15]}$ |  | 25 |  | 35 |  | 45 | ns |

## Switching Waveforms

Read Cycle No. 1 (Either Port-Address Access) ${ }^{[19,20]}$


Read Cycle No. 2 (Either Port- $\overline{\mathrm{CE}} / \overline{\mathrm{OE})^{[19, ~ 21]}}$


Read Cycle No. 3 (Read with BUSY Master: CY7C132 and CY7C136)


Notes:
19. $\mathrm{R} / \overline{\mathrm{W}}$ is HIGH for read cycle.
20. Device is continuously selected, $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$ and $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$.
21. Address valid prior to or coincident with CE transition LOW.

## Switching Waveforms (continued)

Write Cycle No. 1 ( $\overline{\mathrm{OE}}$ Three-States Data I/Os-Either Port) ${ }^{[14, ~ 22]}$


Write Cycle No. 2 (R/ $\overline{\mathbf{W}}$ Three-States Data I/Os—Either Port) ${ }^{[14, ~ 23]}$


## Notes:

22. If $\overline{O E}$ is LOW during a $R \bar{W}$ controlled write cycle, the write pulse width must be the larger of $t_{\text {PWE }}$ or $t_{H Z W E}+t_{S D}$ to allow the data $/ / O$ pins to enter high impedance and for data to be placed on the bus for the required $\mathrm{t}_{\mathrm{SD}}$.
23. If the $\overline{C E}$ LOW transition occurs simultaneously with or after the $R \bar{W}$ LOW transition, the outputs remain in a high-impedance state.

## Switching Waveforms (continued)

Busy Timing Diagram No. 1 (CE Arbitration)
CELValidFirst:


Busy Timing Diagram No. 2 (Address Arbitration)


## Switching Waveforms (continued)

Busy Timing Diagram No. 3 (Write with $\overline{\text { BUSY, Slave: CY7C142/CY7C146) }}$


Interrupt Timing Diagrams ${ }^{[18]}$
Left Side Sets $\overline{\mathbf{N T}}_{\mathrm{R}}$ :


Right Side Clears $\overline{\mathrm{INT}}_{\mathrm{R}}$ :


Interrupt Timing Diagrams ${ }^{[18]}$ (continued)
Right Side Clears $\overline{N T}_{L}$ :


## Typical DC and AC Characteristics



## Ordering Information

| Speed (ns) | Ordering Code | Package Name | Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 30 | CY7C132-30PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C132-30PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
| 35 | CY7C132-35PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C132-35PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
|  | CY7C132-35DMB | D26 | 48-Lead (600-Mil) Sidebraze DIP | Military |
| 45 | CY7C132-45PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C132-45PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
|  | CY7C132-45DMB | D26 | 48-Lead (600-Mil) Sidebraze DIP | Military |
| 55 | CY7C132-55PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C132-55PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
|  | CY7C132-55DMB | D26 | 48-Lead (600-Mil) Sidebraze DIP | Military |
| 15 | CY7C136-15JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C136-15NC | N52 | 52-Pin Plastic Quad Flatpack |  |
| 25 | CY7C136-25JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C136-25NC | N52 | 52-Pin Plastic Quad Flatpack |  |
| 30 | CY7C136-30JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C136-30NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C136-30JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
| 35 | CY7C136-35JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C136-35NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C136-35JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
|  | CY7C136-35LMB | L69 | 52-Square Leadless Chip Carrier | Military |
| 45 | CY7C136-45JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C136-45NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C136-45JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
|  | CY7C136-45LMB | L69 | 52-Square Leadless Chip Carrier | Military |
| 55 | CY7C136-55JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C136-55NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C136-55JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
|  | CY7C136-55NI | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C136-55LMB | L69 | 52-Square Leadless Chip Carrier | Military |
| 30 | CY7C142-30PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C142-30PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
| 35 | CY7C142-35PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C142-35PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
|  | CY7C142-35DMB | D26 | 48-Lead (600-Mil) Sidebraze DIP | Military |
| 45 | CY7C142-45PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C142-45PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
|  | CY7C142-45DMB | D26 | 48-Lead (600-Mil) Sidebraze DIP | Military |
| 55 | CY7C142-55PC | P25 | 48-Lead (600-Mil) Molded DIP | Commercial |
|  | CY7C142-55PI | P25 | 48-Lead (600-Mil) Molded DIP | Industrial |
|  | CY7C142-55DMB | D26 | 48-Lead (600-Mil) Sidebraze DIP | Military |

Shaded areas contain preliminary information.

Ordering Information (continued)

| Speed (ns) | Ordering Code | Package Name | Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 15 | CY7C146-15JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C146-15NC | N52 | 52-Pin Plastic Quad Flatpack |  |
| 25 | CY7C146-25JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C146-25NC | N52 | 52-Pin Plastic Quad Flatpack |  |
| 30 | CY7C146-30JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C146-30NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C146-30JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
| 35 | CY7C146-35JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C146-35NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C146-35JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
|  | CY7C146-35LMB | L69 | 52-Square Leadless Chip Carrier | Military |
| 45 | CY7C146-45JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C146-45NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C146-45JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
|  | CY7C146-45LMB | L69 | 52-Square Leadless Chip Carrier | Military |
| 55 | CY7C146-55JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial |
|  | CY7C146-55NC | N52 | 52-Pin Plastic Quad Flatpack |  |
|  | CY7C146-55JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial |
|  | CY7C146-55LMB | L69 | 52-Square Leadless Chip Carrier | Military |

## MILITARY SPECIFICATIONS

Group A Subgroup Testing-DC Characteristics

| Parameter | Subgroups |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $1,2,3$ |
| $\mathrm{~V}_{\mathrm{OL}}$ | $1,2,3$ |
| $\mathrm{~V}_{\mathrm{IH}}$ | $1,2,3$ |
| $\mathrm{~V}_{\mathrm{IL}}$ Max. | $1,2,3$ |
| $\mathrm{I}_{\mathrm{IX}}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{SB} 1}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{SB} 2}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{SB} 3}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{SB} 4}$ | $1,2,3$ |

## Switching Characteristics

| Parameter |  |
| :---: | :---: |
| Read Cycle | Subgroups |
| $\mathrm{t}_{\mathrm{RC}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{AA}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{ACE}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{DOE}}$ | $7,8,9,10,11$ |
| Write Cycle |  |
| $\mathrm{t}_{\mathrm{WC}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{SCE}}$ | $7,8,9,10,11$ |

Switching Characteristics (continued)

| Parameter | Subgroups |
| :---: | :---: |
| $\mathrm{t}_{\text {AW }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\mathrm{HA}}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\mathrm{SA}}$ | 7, 8, 9, 10, 11 |
| $t_{\text {PWE }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\text {SD }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\mathrm{HD}}$ | 7, 8, 9, 10, 11 |
| Busy/Interrupt Timing |  |
| $\mathrm{t}_{\text {BLA }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\mathrm{BHA}}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\text {BLC }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\mathrm{BHC}}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\text {PS }}$ | 7, 8, 9, 10, 11 |
| $t_{\text {WINS }}$ | 7, 8, 9, 10, 11 |
| $t_{\text {EINS }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\text {INS }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\text {OINR }}$ | 7, 8, 9, 10, 11 |
| $t_{\text {EINR }}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\mathrm{INR}}$ | 7, 8, 9, 10, 11 |
| BUSY TIMING |  |
| $\mathrm{t}_{\mathrm{WB}}{ }^{[24]}$ | 7, 8, 9, 10, 11 |
| $\mathrm{t}_{\text {WH }}$ | 7, 8, 9, 10, 11 |
| $t_{\text {BDD }}$ | 7, 8, 9, 10, 11 |

Note:
24. CY7C142/CY7C146 only.

## Package Diagrams



52-Lead Plastic Leaded Chip Carrier J69


Package Diagrams (continued)


Package Diagrams (continued)

## 48-Lead (600-MiI) Molded DIP P25



All product and company names mentioned in this document are the trademarks of their respective holders.

CY7C132/CY7C136 CY7C142/CY7C146

## Document History Page

## Document Title: CY7C132 / CY7C136 / CY7C142 / CY7C146 2K x 8 Dual Port Static RAM

Document Number: 38-06031

| REV. | ECN NO. | Issue Date | Orig. of <br> Change | Description of Change |
| :--- | :--- | :--- | :--- | :--- |
| $* *$ | 110171 | $10 / 21 / 01$ | SZV | Change from Spec number: 38-06031 |
| ${ }^{*}$ A | 128959 | $09 / 03 / 03$ | JFU | Added CY7C136-55NI to Order Information |
| ${ }^{*}$ B | 236748 | See ECN | YDT | Removed cross information from features section |


[^0]:    Shaded area contains preliminary information.

